Device Selection Table

<table>
<thead>
<tr>
<th>Part Number</th>
<th>Vcc Range</th>
<th>Temp. Ranges</th>
<th>Dual I/O (SDI)</th>
<th>Quad I/O (SQI)</th>
<th>Max. Clock Frequency</th>
<th>Packages</th>
</tr>
</thead>
<tbody>
<tr>
<td>23A512</td>
<td>1.7-2.2V</td>
<td>I, E</td>
<td>Yes</td>
<td>Yes</td>
<td>20 MHz¹⁾</td>
<td>SN, ST, P</td>
</tr>
<tr>
<td>23LC512</td>
<td>2.5-5.5V</td>
<td>I, E</td>
<td>Yes</td>
<td>Yes</td>
<td>20 MHz¹⁾</td>
<td>SN, ST, P</td>
</tr>
</tbody>
</table>

Note 1: 16 MHz for E-temp.

Features:

- SPI-Compatible Bus Interface:
  - 20 MHz Clock rate
  - SPI/SDI/SQI mode
- Low-Power CMOS Technology:
  - Read Current: 3 mA at 5.5V, 20 MHz
  - Standby Current: 4 μA at +85°C
- Unlimited Read and Write Cycles
- Zero Write Time
- 64K x 8-bit Organization:
  - 32-byte page
- Byte, Page and Sequential mode for Reads and Writes
- High Reliability
- Temperature Ranges Supported:
  - Industrial (I): -40°C to +85°C
  - Automotive (E): -40°C to +125°C
- RoHS Compliant
- 8-Lead SOIC, TSSOP and PDIP Packages

Pin Function Table

<table>
<thead>
<tr>
<th>Name</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>CS</td>
<td>Chip Select Input</td>
</tr>
<tr>
<td>SO/SIO1</td>
<td>Serial Output/SDI/SQI Pin</td>
</tr>
<tr>
<td>SIO2</td>
<td>SQI Pin</td>
</tr>
<tr>
<td>Vss</td>
<td>Ground</td>
</tr>
<tr>
<td>SI/SIO0</td>
<td>Serial Input/SDI/SQI Pin</td>
</tr>
<tr>
<td>SCK</td>
<td>Serial Clock</td>
</tr>
<tr>
<td>HOLD/SIO3</td>
<td>Hold/SQI Pin</td>
</tr>
<tr>
<td>Vcc</td>
<td>Power Supply</td>
</tr>
</tbody>
</table>

Description:

The Microchip Technology Inc. 23A512/23LC512 are 512Kbit Serial SRAM devices. The memory is accessed via a simple Serial Peripheral Interface (SPI) compatible serial bus. The bus signals required are a clock input (SCK) plus separate data in (SI) and data out (SO) lines. Access to the device is controlled through a Chip Select (CS) input. Additionally, SDI (Serial Dual Interface) and SQI (Serial Quad Interface) is supported if your application needs faster data rates.

This device also supports unlimited reads and writes to the memory array.

The 23A512/23LC512 is available in standard packages including 8-lead SOIC, PDIP and advanced 8-lead TSSOP.
1.0 ELECTRICAL CHARACTERISTICS

Absolute Maximum Ratings (†)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Characteristic</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Unit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>VCC</td>
<td>VCC</td>
<td>Supply voltage</td>
<td>1.7</td>
<td>—</td>
<td>2.2</td>
<td>V</td>
<td>23A512</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>2.5</td>
<td></td>
<td>5.5</td>
<td></td>
<td>23LC512</td>
</tr>
<tr>
<td></td>
<td>VIH</td>
<td>High-level input voltage</td>
<td>0.7</td>
<td>—</td>
<td>VCC + 0.3</td>
<td>V</td>
<td>—</td>
</tr>
<tr>
<td></td>
<td>VIL</td>
<td>Low-level input voltage</td>
<td>-0.3</td>
<td>—</td>
<td>0.2 VCC</td>
<td>V</td>
<td>23A512</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>0.1 VCC</td>
<td></td>
<td>23LC512</td>
</tr>
<tr>
<td></td>
<td>VOL</td>
<td>Low-level output voltage</td>
<td>—</td>
<td>—</td>
<td>0.2</td>
<td>V</td>
<td>IOL = 1 mA</td>
</tr>
<tr>
<td></td>
<td>VOH</td>
<td>High-level output voltage</td>
<td>VCC - 0.5</td>
<td>—</td>
<td>—</td>
<td>V</td>
<td>IOH = -400 μA</td>
</tr>
<tr>
<td></td>
<td>IIL</td>
<td>Input leakage current</td>
<td>—</td>
<td>—</td>
<td>±1</td>
<td>μA</td>
<td>CS = VCC, VIN = VSS or VCC</td>
</tr>
<tr>
<td></td>
<td>ILO</td>
<td>Output leakage current</td>
<td>—</td>
<td>—</td>
<td>±1</td>
<td>μA</td>
<td>CS = VCC, VOUT = VSS or VCC</td>
</tr>
<tr>
<td></td>
<td>ICC</td>
<td>Read Operating current</td>
<td>—</td>
<td>1</td>
<td>10</td>
<td>mA</td>
<td>FCLK = 20 MHz; SO = O, 2.2V</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>—</td>
<td>3</td>
<td>10</td>
<td>mA</td>
<td>FCLK = 20 MHz; SO = O, 5.5V</td>
</tr>
<tr>
<td></td>
<td>ICCS</td>
<td>Standby current</td>
<td>—</td>
<td>1</td>
<td>4</td>
<td>μA</td>
<td>CS = VCC = 2.2V, Inputs tied to VCC or Vss, I-Temp</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>12</td>
<td>μA</td>
<td>CS = VCC = 2.2V, Inputs tied to VCC or Vss, E-Temp</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>—</td>
<td>4</td>
<td>10</td>
<td>μA</td>
<td>CS = VCC = 5.5V, Inputs tied to VCC or Vss, I-Temp</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>—</td>
<td>—</td>
<td>20</td>
<td>μA</td>
<td>CS = VCC = 5.5V, Inputs tied to VCC or Vss, E-Temp</td>
</tr>
<tr>
<td></td>
<td>CINT</td>
<td>Input capacitance</td>
<td>—</td>
<td>—</td>
<td>7</td>
<td>pF</td>
<td>VCC = 5.0V, f = 1 MHz, TA = 25°C (Note 1)</td>
</tr>
<tr>
<td></td>
<td>VDR</td>
<td>RAM data retention voltage</td>
<td>—</td>
<td>1.0</td>
<td>—</td>
<td>V</td>
<td>(Note 2)</td>
</tr>
</tbody>
</table>

† NOTICE: Stresses above those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for an extended period of time may affect device reliability.

1: This parameter is periodically sampled and not 100% tested.
2: This is the limit to which VCC can be lowered without losing RAM data. This parameter is periodically sampled and not 100% tested.
3: Typical measurements taken at room temperature.
### TABLE 1-2: AC CHARACTERISTICS

<table>
<thead>
<tr>
<th>Param. No.</th>
<th>Sym.</th>
<th>Characteristic</th>
<th>Min.</th>
<th>Max.</th>
<th>Units</th>
<th>Test Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>FCLOCK</td>
<td>Clock frequency</td>
<td>—</td>
<td>20</td>
<td>MHz</td>
<td>I-Temp</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>16</td>
<td></td>
<td>E-Temp</td>
</tr>
<tr>
<td>2</td>
<td>TCSS</td>
<td>CS setup time</td>
<td>25</td>
<td>—</td>
<td>ns</td>
<td>I-Temp</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>32</td>
<td></td>
<td></td>
<td>E-Temp</td>
</tr>
<tr>
<td>3</td>
<td>TCSH</td>
<td>CS hold time</td>
<td>50</td>
<td>—</td>
<td>ns</td>
<td>—</td>
</tr>
<tr>
<td>4</td>
<td>TCSD</td>
<td>CS disable time</td>
<td>25</td>
<td>—</td>
<td>ns</td>
<td>I-Temp</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>32</td>
<td></td>
<td></td>
<td>E-Temp</td>
</tr>
<tr>
<td>5</td>
<td>Tsu</td>
<td>Data setup time</td>
<td>10</td>
<td>—</td>
<td>ns</td>
<td>—</td>
</tr>
<tr>
<td>6</td>
<td>THD</td>
<td>Data hold time</td>
<td>10</td>
<td>—</td>
<td>ns</td>
<td>—</td>
</tr>
<tr>
<td>7</td>
<td>Tr</td>
<td>CLK rise time</td>
<td>—</td>
<td>20</td>
<td>ns</td>
<td>(Note 1)</td>
</tr>
<tr>
<td>8</td>
<td>TF</td>
<td>CLK fall time</td>
<td>—</td>
<td>20</td>
<td>ns</td>
<td>(Note 1)</td>
</tr>
<tr>
<td>9</td>
<td>THI</td>
<td>Clock high time</td>
<td>25</td>
<td>—</td>
<td>ns</td>
<td>I-Temp</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>32</td>
<td></td>
<td></td>
<td>E-Temp</td>
</tr>
<tr>
<td>10</td>
<td>TLO</td>
<td>Clock low time</td>
<td>25</td>
<td>—</td>
<td>ns</td>
<td>I-Temp</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>32</td>
<td></td>
<td></td>
<td>E-Temp</td>
</tr>
<tr>
<td>11</td>
<td>TCLD</td>
<td>Clock delay time</td>
<td>25</td>
<td>—</td>
<td>ns</td>
<td>I-Temp</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>32</td>
<td></td>
<td></td>
<td>E-Temp</td>
</tr>
<tr>
<td>12</td>
<td>TV</td>
<td>Output valid from clock low</td>
<td>—</td>
<td>25</td>
<td>ns</td>
<td>I-Temp</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>32</td>
<td></td>
<td>E-Temp</td>
</tr>
<tr>
<td>13</td>
<td>THO</td>
<td>Output hold time</td>
<td>0</td>
<td>—</td>
<td>ns</td>
<td>(Note 1)</td>
</tr>
<tr>
<td>14</td>
<td>TDIS</td>
<td>Output disable time</td>
<td>—</td>
<td>20</td>
<td>ns</td>
<td>—</td>
</tr>
<tr>
<td>15</td>
<td>THS</td>
<td>HOLD setup time</td>
<td>10</td>
<td>—</td>
<td>ns</td>
<td>—</td>
</tr>
<tr>
<td>16</td>
<td>THH</td>
<td>HOLD hold time</td>
<td>10</td>
<td>—</td>
<td>ns</td>
<td>—</td>
</tr>
<tr>
<td>17</td>
<td>THZ</td>
<td>HOLD low to output High-Z</td>
<td>10</td>
<td>—</td>
<td>ns</td>
<td>—</td>
</tr>
<tr>
<td>18</td>
<td>THV</td>
<td>HOLD high to output valid</td>
<td>—</td>
<td>50</td>
<td>ns</td>
<td>—</td>
</tr>
</tbody>
</table>

**Note 1:** This parameter is periodically sampled and not 100% tested.

### TABLE 1-3: AC TEST CONDITIONS

<table>
<thead>
<tr>
<th>AC Waveform:</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input pulse level</td>
</tr>
<tr>
<td>Input rise/fall time</td>
</tr>
<tr>
<td>CL = 30 pF</td>
</tr>
</tbody>
</table>

| Timing Measurement Reference Level:   |
| Input                                 | 0.5 Vcc                              |
| Output                                | 0.5 Vcc                              |
2.0 FUNCTIONAL DESCRIPTION

2.1 Principles of Operation

The 23A512/23LC512 is an 512Kbit Serial SRAM designed to interface directly with the Serial Peripheral Interface (SPI) port of many of today's popular microcontroller families, including Microchip's PIC® microcontrollers. It may also interface with microcontrollers that do not have a built-in SPI port by using discrete I/O lines programmed properly in firmware to match the SPI protocol. In addition, the 23A512/23LC512 is also capable of operating in SDI/SQI high speed SPI mode.

The 23A512/23LC512 contains an 8-bit instruction register. The device is accessed via the SI pin, with data being clocked in on the rising edge of SCK. The CS pin must be low for the entire operation.

Table 2-1 contains a list of the possible instruction bytes and format for device operation. All instructions, addresses and data are transferred MSB first, LSB last.

2.2 Modes of Operation

The 23x512 has three modes of operation that are selected by setting bits 7 and 6 in the MODE register. The modes of operation are Byte, Page and Burst.

Byte Operation – is selected when bits 7 and 6 in the MODE register are set to 00. In this mode, the read/write operations are limited to only one byte. The Command followed by the 16-bit address is clocked into the device and the data to/from the device is transferred on the next eight clocks (Figure 2-1, Figure 2-2).

Page Operation – is selected when bits 7 and 6 in the MODE register are set to 10. The 23x512 has 2048 pages of 32 bytes. In this mode, the read and write operations are limited to within the addressed page (the address is automatically incremented internally). If the data being read or written reaches the page boundary, then the internal address counter will increment to the start of the page (Figure 2-3, Figure 2-4).

Sequential Operation – is selected when bits 7 and 6 in the MODE register are set to 01. Sequential operation allows the entire array to be written to and read from. The internal address counter is automatically incremented and page boundaries are ignored. When the internal address counter reaches the end of the array, the address counter will roll over to 0x0000 (Figure 2-5, Figure 2-6).

2.3 Read Sequence

The device is selected by pulling CS low. The 8-bit READ instruction is transmitted to the 23A512/23LC512 followed by the 16-bit address. After the correct READ instruction and address are sent, the data stored in the memory at the selected address is shifted out on the SO pin.

If operating in Sequential mode, the data stored in the memory at the next address can be read sequentially by continuing to provide clock pulses. The internal Address Pointer is automatically incremented to the next higher address after each byte of data is shifted out. When the highest address is reached (FFFFh), the address counter rolls over to address 0000h, allowing the read cycle to be continued indefinitely. The read operation is terminated by raising the CS pin.

2.4 Write Sequence

Prior to any attempt to write data to the 23A512/23LC512, the device must be selected by bringing CS low.

Once the device is selected, the Write command can be started by issuing a WRITE instruction, followed by the 16-bit address, and then the data to be written. A write is terminated by the CS being brought high.

If operating in Page mode, after the initial data byte is shifted in, additional bytes can be shifted into the device. The Address Pointer is automatically incremented. This operation can continue for the entire page (32 bytes) before data will start to be overwritten.

If operating in Sequential mode, after the initial data byte is shifted in, additional bytes can be clocked into the device. The internal Address Pointer is automatically incremented. When the Address Pointer reaches the highest address (FFFFh), the address counter rolls over to (0000h). This allows the operation to continue indefinitely, however, previous data will be overwritten.
TABLE 2-1: INSTRUCTION SET

<table>
<thead>
<tr>
<th>Instruction Name</th>
<th>Instruction Format</th>
<th>Hex Code</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>READ</td>
<td>0000 0011</td>
<td>0x03</td>
<td>Read data from memory array beginning at selected address</td>
</tr>
<tr>
<td>WRITE</td>
<td>0000 0010</td>
<td>0x02</td>
<td>Write data to memory array beginning at selected address</td>
</tr>
<tr>
<td>EDIO</td>
<td>0011 1011</td>
<td>0x3B</td>
<td>Enter Dual I/O access</td>
</tr>
<tr>
<td>EQIO</td>
<td>0011 1000</td>
<td>0x38</td>
<td>Enter Quad I/O access</td>
</tr>
<tr>
<td>RSTIO</td>
<td>1111 1111</td>
<td>0xFF</td>
<td>Reset Dual and Quad I/O access</td>
</tr>
<tr>
<td>RDMR</td>
<td>0000 0101</td>
<td>0x05</td>
<td>Read Mode Register</td>
</tr>
<tr>
<td>WRMR</td>
<td>0000 0001</td>
<td>0x01</td>
<td>Write Mode Register</td>
</tr>
</tbody>
</table>

FIGURE 2-1: BYTE READ SEQUENCE (SPI MODE)

FIGURE 2-2: BYTE WRITE SEQUENCE (SPI MODE)
FIGURE 2-3: PAGE READ SEQUENCE (SPI MODE)

FIGURE 2-4: PAGE WRITE SEQUENCE (SPI MODE)
FIGURE 2-5: SEQUENTIAL READ SEQUENCE (SPI MODE)
FIGURE 2-6: SEQUENTIAL WRITE SEQUENCE (SPI MODE)

```
CS 
SCK 0 1 2 3 4 5 6 7 8 9 10 11 21 22 23 24 25 26 27 28 29 30 31 ...
SI 0 0 0 0 0 0 1 0 15 14 13 12 2 1 0 7 6 5 4 3 2 1 0 ...
    Instruction 16-bit Address Data Byte 1
SI 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 ...
SCK 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 ...
SI 7 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0 ...
    Data Byte 2 Data Byte 3 Data Byte n
```
2.5 Read Mode Register Instruction (RDMR)

The Read Mode Register instruction (RDMR) provides access to the MODE register. The MODE register may be read at any time. The MODE register is formatted as follows:

<table>
<thead>
<tr>
<th>Mode</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 0</td>
<td>Byte mode</td>
</tr>
<tr>
<td>1 0</td>
<td>Page mode</td>
</tr>
<tr>
<td>0 1</td>
<td>Sequential mode (default operation)</td>
</tr>
<tr>
<td>1 1</td>
<td>Reserved</td>
</tr>
</tbody>
</table>

Bits 0 through 5 are reserved and should always be set to ‘0’.

See Figure 2-7 for the RDMR timing sequence.

![Figure 2-7: Read Mode Register Timing Sequence (RDMR)](image-url)
### 2.6 Write Mode Register Instruction (WRMR)

The Write Mode Register instruction (WRMR) allows the user to write to the bits in the MODE register as shown in Table 2-2. This allows for setting of the Device Operating mode. Several of the bits in the MODE register must be cleared to ‘0’. See Figure 2-8 for the WRMR timing sequence.

![Figure 2-8: WRITE MODE REGISTER TIMING SEQUENCE (WRMR)]

### 2.7 Power-On State

The 23A512/23LC512 powers on in the following state:

- The device is in low-power Standby mode ($\overline{CS} = 1$)
- A high-to-low-level transition on $\overline{CS}$ is required to enter active state
3.0 PIN DESCRIPTIONS

The descriptions of the pins are listed in Table 3-1.

TABLE 3-1: PIN FUNCTION TABLE

<table>
<thead>
<tr>
<th>Name</th>
<th>SOIC/PDIP</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>CS</td>
<td>1</td>
<td>Chip Select Input</td>
</tr>
<tr>
<td>SO/SIO1</td>
<td>2</td>
<td>Serial Data Output/SDI/SQI Pin</td>
</tr>
<tr>
<td>SIO2</td>
<td>3</td>
<td>SQI Pin</td>
</tr>
<tr>
<td>VSS</td>
<td>4</td>
<td>Ground</td>
</tr>
<tr>
<td>SI/SIO0</td>
<td>5</td>
<td>Serial Data Input/SDI/SQI Pin</td>
</tr>
<tr>
<td>SCK</td>
<td>6</td>
<td>Serial Clock Input</td>
</tr>
<tr>
<td>HOLD/SIO3</td>
<td>7</td>
<td>Hold/SQI Pin</td>
</tr>
<tr>
<td>VCC</td>
<td>8</td>
<td>Power Supply</td>
</tr>
</tbody>
</table>

3.1 Chip Select (CS)

A low level on this pin selects the device. A high level deselects the device and forces it into Standby mode. When the device is deselected, SO goes to the high-impedance state, allowing multiple parts to share the same SPI bus. After power-up, a low level on CS is required, prior to any sequence being initiated.

3.2 Serial Output (SO)

The SO pin is used to transfer data out of the 23A512/23LC512. During a read cycle, data is shifted out on this pin after the falling edge of the serial clock.

3.3 Serial Input (SI)

The SI pin is used to transfer data into the device. It receives instructions, addresses, and data. Data is latched on the rising edge of the serial clock.

3.4 Serial Dual Interface Pins (SIO0, SIO1)

The SIO0 and SIO1 pins are used for SDI mode of operation. Functionality of these I/O pins is shared with SO and SI.

3.5 Serial Quad Interface Pins (SIO0 – SIO3)

The SIO0 through SIO3 pins are used for SQI mode of operation. Because of the shared functionality of these pins the HOLD feature is not available when using SQI mode.

3.6 Serial Clock (SCK)

The SCK is used to synchronize the communication between a master and the 23A512/23LC512. Instructions, addresses or data present on the SI pin are latched on the rising edge of the clock input, while data on the SO pin is updated after the falling edge of the clock input.

3.7 Hold Function (HOLD)

The HOLD pin is used to suspend transmission to the 23A512/23LC512 while in the middle of a serial sequence without having to re-transmit the entire sequence over again. It must be held high any time this function is not being used. Once the device is selected and a serial sequence is underway, the HOLD pin may be pulled low to pause further serial communication without resetting the serial sequence.

The HOLD pin should be brought low while SCK is low, otherwise the HOLD function will not be invoked until the next SCK high-to-low transition. The 23A512/23LC512 must remain selected during this sequence. The SI and SCK levels are “don’t cares” during the time the device is paused and any transitions on these pins will be ignored. To resume serial communication, HOLD should be brought high while the SCK pin is low, otherwise serial communication will not be resumed until the next SCK high-to-low transition.

The SO line will tri-state immediately upon a high-to-low transition of the HOLD pin, and will begin outputting again immediately upon a subsequent low-to-high transition of the HOLD pin, independent of the state of SCK.

Hold functionality is not available when operating in SQI mode.
### 3.8 SPI/SDI and SQI Pin Designations

#### SPI Mode:

<table>
<thead>
<tr>
<th>Pin</th>
<th>1</th>
<th>2</th>
<th>3</th>
<th>4</th>
<th>5</th>
<th>6</th>
<th>7</th>
<th>8</th>
</tr>
</thead>
<tbody>
<tr>
<td>CS</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Vcc</td>
<td></td>
<td></td>
</tr>
<tr>
<td>SIO1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>SCK</td>
<td></td>
<td>HOLD</td>
<td></td>
</tr>
<tr>
<td>NC</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>SCK</td>
<td></td>
</tr>
<tr>
<td>Vss</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>SIO</td>
</tr>
</tbody>
</table>

#### SDI Mode:

<table>
<thead>
<tr>
<th>Pin</th>
<th>1</th>
<th>2</th>
<th>3</th>
<th>4</th>
<th>5</th>
<th>6</th>
<th>7</th>
<th>8</th>
</tr>
</thead>
<tbody>
<tr>
<td>CS</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Vcc</td>
<td></td>
<td></td>
</tr>
<tr>
<td>SIO1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>HOLD</td>
<td></td>
<td></td>
</tr>
<tr>
<td>NC</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>SCK</td>
<td></td>
</tr>
<tr>
<td>Vss</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>SIO0</td>
</tr>
</tbody>
</table>

#### SQI Mode:

<table>
<thead>
<tr>
<th>Pin</th>
<th>1</th>
<th>2</th>
<th>3</th>
<th>4</th>
<th>5</th>
<th>6</th>
<th>7</th>
<th>8</th>
</tr>
</thead>
<tbody>
<tr>
<td>CS</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Vcc</td>
<td></td>
<td></td>
</tr>
<tr>
<td>SIO1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>SIO3</td>
<td></td>
<td></td>
</tr>
<tr>
<td>SIO2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>SCK</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Vss</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>SIO0</td>
</tr>
</tbody>
</table>

**Note:** Pin 3 should not be left floating when using SPI/SDI mode.
4.0 DUAL AND QUAD SERIAL MODE

The 23A512/23LC512 also supports SDI (Serial Dual) and SQI (Serial Quad) mode of operation when used with compatible master devices. As a convention for SDI mode of operation, two bits are entered per clock using the SIO0 and SIO1 pins. Bits are clocked MSB first.

For SQI mode of operation, four bits of data are entered per clock, or one nibble per clock. The nibbles are clocked MSB first.

4.1 Dual Interface Mode

The 23A512/23LC512 supports Serial Dual Input (SDI) mode of operation. To enter SDI mode the EDIO command must be clocked in (Figure 4-1). It should be noted that if the MCU resets before the SRAM, the user will need to determine the serial mode of operation of the SRAM and reset it accordingly. Byte read and write sequence in SDI mode is shown in Figure 4-2 and Figure 4-3.

4.2 Quad Interface Mode

In addition to the Serial Dual Interface (SDI) mode of operation Serial Quad Interface (SQI) is also supported. In this mode the HOLD functionality is not available. To enter SQI mode the EQIO command must be clocked in (Figure 4-4).
FIGURE 4-2: BYTE READ MODE SDI

Note: Page and Sequential mode are similar in that additional bytes can be clocked out before CS is brought high.

Note: The first byte read after the address will be a dummy byte.

FIGURE 4-3: BYTE WRITE MODE SDI

Note: Page and Sequential mode are similar in that additional bytes can be clocked in before CS is brought high.
4.3 Exit SDI or SQI Mode

To exit from SDI mode, the RSTIO command must be issued. The command must be entered in the current device configuration, either SDI or SQI, see Figure 4-7 and Figure 4-8.

Note: Page and Sequential mode is similar in that additional bytes can be clocked out before CS is brought high.

Note: The first byte read after the address will be a dummy byte.
Note: Page and Sequential mode are similar in that additional bytes can be clocked out before CS is brought high.
FIGURE 4-8:  
RESET SDI/SQI MODE (RSTIO) – FROM SQI MODE

```plaintext
CS

SCK

SIO0

SIO1

SIO2

SIO3
```

0 1

1 1

1 1

1 1

1 1
## 5.0 Packaging Information

### 5.1 Package Marking Information

#### 8-Lead PDIP

Example:

```
23A512
T/3e 1L7
3AAT
```

#### 8-Lead SOIC (3.90 mm)

Example:

```
23A512I
1L7
```

#### 8-Lead TSSOP

Example:

```
3LAI
```

<table>
<thead>
<tr>
<th>Part Number</th>
<th>1st Line Marking Codes</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>PDIP</td>
</tr>
<tr>
<td>23A512</td>
<td>23A512</td>
</tr>
<tr>
<td>23LC512</td>
<td>23LC512</td>
</tr>
</tbody>
</table>

**Note:** T = Temperature grade (I, E)

**Legend:**

- **XX...X**: Part number or part number code
- **T**: Temperature (I, E)
- **Y**: Year code (last digit of calendar year)
- **YY**: Year code (last 2 digits of calendar year)
- **WW**: Week code (week of January 1 is week '01')
- **NNN**: Alphanumeric traceability code (2 characters for small packages)
- **3e**: Pb-free JEDEC® designator for Matte Tin (Sn)

**Note:**

- For very small packages with no room for the Pb-free JEDEC® designator (3e), the marking will only appear on the outer carton or reel label.
- In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information.
8-Lead Plastic Dual In-Line (P) – 300 mil Body [PDIP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging

<table>
<thead>
<tr>
<th>Units</th>
<th>INCHES</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Dimension Limits</strong></td>
<td><strong>MIN</strong></td>
</tr>
<tr>
<td>Number of Pins</td>
<td>N</td>
</tr>
<tr>
<td>Pitch</td>
<td>e</td>
</tr>
<tr>
<td>Top to Seating Plane</td>
<td>A</td>
</tr>
<tr>
<td>Molded Package Thickness</td>
<td>A2</td>
</tr>
<tr>
<td>Base to Seating Plane</td>
<td>A1</td>
</tr>
<tr>
<td>Shoulder to Shoulder Width</td>
<td>E</td>
</tr>
<tr>
<td>Molded Package Width</td>
<td>E1</td>
</tr>
<tr>
<td>Overall Length</td>
<td>D</td>
</tr>
<tr>
<td>Tip to Seating Plane</td>
<td>L</td>
</tr>
<tr>
<td>Lead Thickness</td>
<td>c</td>
</tr>
<tr>
<td>Upper Lead Width</td>
<td>b1</td>
</tr>
<tr>
<td>Lower Lead Width</td>
<td>b</td>
</tr>
<tr>
<td>Overall Row Spacing §</td>
<td>eB</td>
</tr>
</tbody>
</table>

**Notes:**
1. Pin 1 visual index feature may vary, but must be located with the hatched area.
2. § Significant Characteristic.
3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side.
4. Dimensioning and tolerancing per ASME Y14.5M.
   
   BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-018B
8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm Body [SOIC]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging

Microchip Technology Drawing No. C04-057C Sheet 1 of 2
## 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm Body [SOIC]

### Note:
For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging

<table>
<thead>
<tr>
<th>Units</th>
<th>MILIMETERS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Dimension Limits</td>
<td>MIN</td>
</tr>
<tr>
<td>Number of Pins</td>
<td>N</td>
</tr>
<tr>
<td>Pitch</td>
<td>e</td>
</tr>
<tr>
<td>Overall Height</td>
<td>A</td>
</tr>
<tr>
<td>Molded Package Thickness</td>
<td>A2</td>
</tr>
<tr>
<td>Standoff</td>
<td>$A1$</td>
</tr>
<tr>
<td>Overall Width</td>
<td>E</td>
</tr>
<tr>
<td>Molded Package Width</td>
<td>E1</td>
</tr>
<tr>
<td>Overall Length</td>
<td>D</td>
</tr>
<tr>
<td>Chamfer (Optional)</td>
<td>h</td>
</tr>
<tr>
<td>Foot Length</td>
<td>L</td>
</tr>
<tr>
<td>Footprint</td>
<td>L1</td>
</tr>
<tr>
<td>Foot Angle</td>
<td>$\varphi$</td>
</tr>
<tr>
<td>Lead Thickness</td>
<td>c</td>
</tr>
<tr>
<td>Lead Width</td>
<td>b</td>
</tr>
<tr>
<td>Mold Draft Angle Top</td>
<td>$\alpha$</td>
</tr>
<tr>
<td>Mold Draft Angle Bottom</td>
<td>$\beta$</td>
</tr>
</tbody>
</table>

### Notes:
1. Pin 1 visual index feature may vary, but must be located within the hatched area.
2. § Significant Characteristic
3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm per side.
4. Dimensioning and tolerancing per ASME Y14.5M
   - BSC: Basic Dimension. Theoretically exact value shown without tolerances.
   - REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing No. C04-057C Sheet 2 of 2
8-Lead Plastic Small Outline (SN) – Narrow, 3.90 mm Body [SOIC]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging

RECOMMENDED LAND PATTERN

<table>
<thead>
<tr>
<th>Units</th>
<th>MILLIMETERS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Dimension</td>
<td>MIN</td>
</tr>
<tr>
<td>Contact Pitch</td>
<td>E</td>
</tr>
<tr>
<td>Contact Pad Spacing</td>
<td>C</td>
</tr>
<tr>
<td>Contact Pad Width (X8)</td>
<td>X1</td>
</tr>
<tr>
<td>Contact Pad Length (X8)</td>
<td>Y1</td>
</tr>
</tbody>
</table>

Notes:
1. Dimensioning and tolerancing per ASME Y14.5M
   BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2057A
# 23A512/23LC512

8-Lead Plastic Thin Shrink Small Outline (ST) – 4.4 mm Body [TSSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging

<table>
<thead>
<tr>
<th>Units</th>
<th>MILLIMETERS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Dimension Limits</td>
<td>MIN</td>
</tr>
<tr>
<td>Number of Pins</td>
<td>N</td>
</tr>
<tr>
<td>Pitch</td>
<td>e</td>
</tr>
<tr>
<td>Overall Height</td>
<td>A</td>
</tr>
<tr>
<td>Molded Package Thickness</td>
<td>A2</td>
</tr>
<tr>
<td>Standoff</td>
<td>A1</td>
</tr>
<tr>
<td>Overall Width</td>
<td>E</td>
</tr>
<tr>
<td>Molded Package Width</td>
<td>E1</td>
</tr>
<tr>
<td>Molded Package Length</td>
<td>D</td>
</tr>
<tr>
<td>Foot Length</td>
<td>L</td>
</tr>
<tr>
<td>Footprint</td>
<td>L1</td>
</tr>
<tr>
<td>Foot Angle</td>
<td>φ</td>
</tr>
<tr>
<td>Lead Thickness</td>
<td>c</td>
</tr>
<tr>
<td>Lead Width</td>
<td>b</td>
</tr>
</tbody>
</table>

**Notes:**
1. Pin 1 visual index feature may vary, but must be located within the hatched area.
2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15 mm per side.
3. Dimensioning and tolerancing per ASME Y14.5M.
   
   **BSC:** Basic Dimension. Theoretically exact value shown without tolerances.
   
   **REF:** Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-086B
8-Lead Plastic Thin Shrink Small Outline (ST) - 4.4 mm Body [TSSOP]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging

RECOMMENDED LAND PATTERN

<table>
<thead>
<tr>
<th>Units</th>
<th>MILLIMETERS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Dimension Limits</td>
<td>MIN</td>
</tr>
<tr>
<td>Contact Pitch</td>
<td>E</td>
</tr>
<tr>
<td>Contact Pad Spacing</td>
<td>C1</td>
</tr>
<tr>
<td>Contact Pad Width (X8)</td>
<td>X1</td>
</tr>
<tr>
<td>Contact Pad Length (X8)</td>
<td>Y1</td>
</tr>
<tr>
<td>Distance Between Pads</td>
<td>G</td>
</tr>
</tbody>
</table>

Notes:
1. Dimensioning and tolerancing per ASME Y14.5M
   BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2086A
APPENDIX A:  REVISION HISTORY

Revision A (September 2012)
Initial release.

Revision B (November 2013)
Added E-Temp specs.
THE MICROCHIP WEB SITE

Microchip provides online support via our WWW site at www.microchip.com. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

- **Product Support** – Data sheets and errata, application notes and sample programs, design resources, user’s guides and hardware support documents, latest software releases and archived software
- **General Technical Support** – Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- **Business of Microchip** – Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

CUSTOMER SUPPORT

Users of Microchip products can receive assistance through several channels:

- Distributor or Representative
- Local Sales Office
- Field Application Engineer (FAE)
- Technical Support

Customers should contact their distributor, representative or Field Application Engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

**Technical support is available through the web site at:** http://microchip.com/support

CUSTOMER CHANGE NOTIFICATION SERVICE

Microchip’s customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest. To register, access the Microchip web site at www.microchip.com. Under “Support”, click on “Customer Change Notification” and follow the registration instructions.
### PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office. Not all possible ordering options are shown below.

<table>
<thead>
<tr>
<th>PART NO.</th>
<th>X</th>
<th>X</th>
<th>/XX</th>
</tr>
</thead>
<tbody>
<tr>
<td>Device</td>
<td>Tape &amp; Reel</td>
<td>Temp Range</td>
<td>Package</td>
</tr>
</tbody>
</table>

#### Examples:

- **a)** 23A512-ST = 512 Kbit, 1.7-2.2V Serial SRAM, Industrial temp., TSSOP package
- **b)** 23LC512T-SN = 512 Kbit, 2.5-5.5V Serial SRAM, Industrial temp., Tape & Reel, SOIC package
- **c)** 23LC512-I/P = 512 Kbit, 2.5-5.5V Serial SRAM, Industrial temp., PDIP package
- **d)** 23A512-E/ST = 512 Kbit, 1.7-2.2V Serial SRAM, Extended temp., TSSOP package
- **e)** 23LC512T-I/SN = 512 Kbit, 2.5-5.5V Serial SRAM, Extended temp., Tape & Reel, SOIC package
- **f)** 23LC512-E/P = 512 Kbit, 2.5-5.5V Serial SRAM, Extended temp., PDIP package

- **Device:**
  - 23A512 = 512 Kbit, 1.7 - 2.2V, SPI Serial SRAM
  - 23LC512 = 512 Kbit, 2.5 - 5.5V, SPI Serial SRAM

- **Tape & Reel:**
  - Blank = Standard packaging (tube)
  - T = Tape & Reel

- **Temperature Range:**
  - I = -40°C to +85°C
  - E = -40°C to +125°C

- **Package:**
  - SN = Plastic SOIC (3.90 mm body), 8-lead
  - ST = Plastic TSSOP (4.4 mm body), 8-lead
  - P = Plastic PDIP (300 mil body), 8-lead
Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip’s Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as “unbreakable.”

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip’s code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

Trademarks
The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, KEELoQ, KEELoQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC32 logo, rPIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.
FilterLab, Hampshire, Hi-TECH C, Linear Active Thermistor, MTP, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.
Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.
Analog-for-the-Digital Age, Application Maestro, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, Hi-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MFP, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICKit, PICtail, REAL ICE, rLAB, Select Mode, SQI, Serial Quad I/O, Total Endurance, TSHARC, UniWinDriver, WiperLock, ZENA and Z-Scale are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.
SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.
GesTIC and ULPP are registered trademarks of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.
All other trademarks mentioned herein are property of their respective companies.
© 2012-2013, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.
Printed on recycled paper.
ISBN: 9781620776179

QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV
ISO/TS 16949
## Worldwide Sales and Service

### AMERICAS

**Corporate Office**  
2355 West Chandler Blvd.  
Chandler, AZ 85224-6199  
Tel: 480-792-7200  
Fax: 480-792-7277  
Technical Support: [http://www.microchip.com/support](http://www.microchip.com/support)  
Web Address: [www.microchip.com](http://www.microchip.com)

**Atlanta**  
Duluth, GA  
Tel: 678-957-9614  
Fax: 678-957-1455

**Austin, TX**  
Tel: 512-257-3370

**Boston**  
Westborough, MA  
Tel: 774-760-0087  
Fax: 774-760-0088

**Chicago**  
Itasca, IL  
Tel: 630-285-0071  
Fax: 630-285-0075

**Cleveland**  
Independence, OH  
Tel: 216-447-0464  
Fax: 216-447-0643

**Dallas**  
Addison, TX  
Tel: 972-818-7423  
Fax: 972-818-2924

**Detroit**  
Novi, MI  
Tel: 248-848-4000

**Houston, TX**  
Tel: 281-894-5983

**Indianapolis**  
Noblesville, IN  
Tel: 317-773-8323  
Fax: 317-773-5453

**Los Angeles**  
Mission Viejo, CA  
Tel: 949-462-9523  
Fax: 949-462-9608

**New York, NY**  
Tel: 631-435-6000

**San Jose, CA**  
Tel: 408-735-9110

**Canada - Toronto**  
Tel: 905-673-0699  
Fax: 905-673-6509

### ASIA/PACIFIC

**Asia Pacific Office**  
Suites 3707-14, 37th Floor  
Tower 6, The Gateway  
Harbour City, Kowloon  
Hong Kong  
Tel: 852-2401-1200  
Fax: 852-2401-3431

**Australia - Sydney**  
Tel: 61-2-9868-6733  
Fax: 61-2-9868-6755

**China - Beijing**  
Tel: 86-10-8569-7000  
Fax: 86-10-8528-2104

**China - Chengdu**  
Tel: 86-28-8665-5511  
Fax: 86-28-8665-7889

**China - Chongqing**  
Tel: 86-23-8980-9588  
Fax: 86-23-8980-9500

**China - Hangzhou**  
Tel: 86-571-2819-3187  
Fax: 86-571-2819-3189

**China - Hong Kong SAR**  
Tel: 852-2943-5100  
Fax: 852-2943-5100

**China - Nanjing**  
Tel: 86-25-8473-2460  
Fax: 86-25-8473-2470

**China - Qingdao**  
Tel: 86-532-8502-7355  
Fax: 86-532-8502-7205

**China - Shanghai**  
Tel: 86-21-5407-5533  
Fax: 86-21-5407-5066

**China - Shenyang**  
Tel: 86-24-2334-2829  
Fax: 86-24-2334-2933

**China - Shenzhen**  
Tel: 86-755-8864-2200  
Fax: 86-755-8203-1760

**China - Wuhan**  
Tel: 86-27-5980-5300  
Fax: 86-27-5980-5118

**China - Xian**  
Tel: 86-29-8833-7252  
Fax: 86-29-8833-7256

**China - Xiamen**  
Tel: 86-592-2388138  
Fax: 86-592-2388130

**China - Zhuhai**  
Tel: 86-756-3210040  
Fax: 86-756-3210049

**India - Bangalore**  
Tel: 91-80-3090-4444  
Fax: 91-80-3090-4123

**India - New Delhi**  
Tel: 91-11-4160-8631  
Fax: 91-11-4160-8632

**India - Pune**  
Tel: 91-20-3019-1500

**Japan - Osaka**  
Tel: 81-6-6152-7160  
Fax: 81-6-6152-9310

**Japan - Tokyo**  
Tel: 81-3-6880-3770  
Fax: 81-3-6880-3771

**Korea - Daegu**  
Tel: 82-53-744-4301  
Fax: 82-53-744-4302

**Korea - Seoul**  
Tel: 82-2-554-7200  
Fax: 82-2-558-5932 or 82-2-558-5934

**Malaysia - Kuala Lumpur**  
Tel: 60-3-6201-9857  
Fax: 60-3-6201-9859

**Malaysia - Penang**  
Tel: 60-4-227-8870  
Fax: 60-4-227-4068

**Philippines - Manila**  
Tel: 63-2-634-9065  
Fax: 63-2-634-9069

**Singapore**  
Tel: 65-6334-8870  
Fax: 65-6334-8850

**Taiwan - Hsin Chu**  
Tel: 886-3-5778-366  
Fax: 886-3-5770-955

**Taiwan - Kaohsiung**  
Tel: 886-7-213-7830

**Taiwan - Taipei**  
Tel: 886-2-2508-8600  
Fax: 886-2-2508-1012

**Thailand - Bangkok**  
Tel: 66-2-694-1351  
Fax: 66-2-694-1350

### EUROPE

**Austria - Wels**  
Tel: 43-7242-2244-39  
Fax: 43-7242-2244-39

**Denmark - Copenhagen**  
Tel: 45-4450-2828  
Fax: 45-4485-2829

**France - Paris**  
Tel: 33-1-69-53-63-20  
Fax: 33-1-69-30-90-79

**Germany - Dusseldorf**  
Tel: 49-2129-3766400

**Germany - Munich**  
Tel: 49-89-627-144-0  
Fax: 49-89-627-144-44

**Germany - Pforzheim**  
Tel: 49-7231-424750

**Italy - Milan**  
Tel: 39-0331-742611  
Fax: 39-0331-466781

**Italy - Venice**  
Tel: 39-049-7625286

**Netherlands - Drunen**  
Tel: 31-416-690399  
Fax: 31-416-690340

**Poland - Warsaw**  
Tel: 48-22-3325737

**Spain - Madrid**  
Tel: 34-91-708-08-90  
Fax: 34-91-708-08-91

**Sweden - Stockholm**  
Tel: 46-8-5090-4654

**UK - Wokingham**  
Tel: 44-118-921-5800  
Fax: 44-118-921-5820

10/28/13