## ELECTRICAL ENGINEERING DEPARTMENT

COLORADO SCHOOL OF MINES

EENG 498 - Embedded Systems II

Stopwatch Control Unit

The control unit has a lot of wait states that allow a (slow) human to interface to the speedy digital circuit. These wait states, wait for the user to release the button. The buttons are active low.



```
COLORADO SCHOOL OF MINES
```

```
architecture Behavioral of stopWatch_fsm is
    signal tenth, S1, S2: STD LOGIC;
    signal state: state_type;
begin
    tenth <= sw(0);</pre>
   S1 <= sw(1);
    S2 \le sw(2);
    state process (clk)
    begin
       if (rising edge(clk)) then
           if (resetn = '0') then
              state <= RESET STATE;</pre>
           else
              case state is
                  when RESET_STATE =>
                     state <= STOP_STATE;</pre>
                  when STOP STATE =>
```

```
end case;
end if;
end if;
end process;
output_process: process (state)
begin
case state is
when RESET_STATE => cw <= "001011";
...
end case;
end process;
end structure;
```